# **Understanding HDMI**

HDMI, based on the DVI standard, is made up of a bunch of different protocols. They can be divided as following;

- Low speed protocols
  - o I2C EDID/DDC
    - **~**=
  - o CEC
- High speed protocols
  - o TMDS
    - Control Data 10b2b
    - Pixel Data 10b8b
    - Auxiliary Data 10b4b
    - HDCP
  - o Ethernet

# Understanding TMDS 8b/10b encoding

Stage 0 - Pixel or Control Data

**Control Tokens** 

Data Island

Stage 1 - Pixel Data Transition Reduction Encoding

XOR Encoding

**XNOR Encoding** 

Choosing the Encoding

**Example Pixel Data Encoding** 

Stage 2 - Inverting to keep DC balance

The DVI and HDMI standards transmit video data using a standard called **T**ransition-**M**inimized **D**ifferential **S**ignaling (TMDS). One of the most important aspect of this standard is that it encodes the byte (8 bits) of each color channel data (red, green, blue) into 10 bits and then transmits the information serially at 10x the pixel clock.

The fact that TMDS converts the 8 bits per byte into 10 bits for transmission means the encoding format is frequently called "8b/10b". However, using this terminology is quite confusing as 8b/10b also refers to a totally different encoding scheme IBM developed that is used in many other protocols such as PCI Express and DisplayPort! To reiterate, the 8b/10b encoding scheme used in DVI (and thus also HDMI) is \*totally different\* to the IBM standard<sup>1</sup>.

An important difference is that while both the TMDS and IBM schemes try to keep DC balance, TMDS sacrifices short term DC balance to reduce the interference between the 3 channels (RGB) that are sent side-by-side.

The TMDS encoding scheme is actually very simple but for some unknown reason described by this almost incomprehensible diagram found in the DVI specification:

<sup>&</sup>lt;sup>1</sup> The IBM standard is a neat combination of 5b/6b and 3b/4b coding methods. The <u>Wikipedia page</u> is actually pretty readable description of how it works.



## Stage 0 - Pixel or Control Data

TMDS also uses almost two totally different encoding schemes depending on if the pixel data or control data is being transmitted.

- Pixel data has 4 or fewer transitions in the first 8 bits.
- Control data has 6 or more transitions in the first 8 bits.

The pixel data contains the actual information which is displayed on the screen. The control data is mainly used for synchronization and transmitted during the "blanking periods" of the video signal<sup>2</sup> where no pixel data is available. For DVI/HDMI this is You can see how this would look in the following diagram;

<sup>&</sup>lt;sup>2</sup> Blanking periods are left over from old CRT monitors needing to reset the position of the electron beam.



\* Not to scale

This is what the following part of the TMDS diagram is trying to explain<sup>3</sup>. The "DE" stands for "Data Enable" and is signalling that we are sending pixel data.



Some resources for full details of VGA timing are;

- OS Dev Wiki Video Signals and Timing
- \_

#### **Control Tokens**

There are 4 fixed 10 bit control tokens which are used to transmit two bits of data called c0 and c1 (it could be called a 10b/2b encoding). These signals are mapped to the VSync and HSync video signals.

|           | Signals |       |  |  |  |  |
|-----------|---------|-------|--|--|--|--|
| Channel   | C0      | C1    |  |  |  |  |
| 0 - Blue  | HSYNC   | VSYNC |  |  |  |  |
| 1 - Green | CTL0    | CTL1  |  |  |  |  |
| 2 - Red   | CTL2    | CTL3  |  |  |  |  |

<sup>&</sup>lt;sup>3</sup> Why this is put in the \*middle\* of the diagram, rather than as the first decision in the tree is unknown?

The control tokens are designed to be DC balanced.

| Da<br>bi | ta<br>ts |                          |   |   | DC |   |   |   |   |   |   |   |      |
|----------|----------|--------------------------|---|---|----|---|---|---|---|---|---|---|------|
| c0       | c1       | Notes                    | A | В | U  | D | E | F | G | Н | Х | I | Bias |
| 0        | 0        | Default token to be sent | 0 | 0 | 1  | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0    |
| 0        | 1        |                          | 0 | 0 | 1  | 0 | 1 | 0 | 1 | 0 | 1 | 0 | +2   |
| 1        | 0        |                          | 1 | 1 | 0  | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0    |
| 1        | 1        |                          | 1 | 1 | 0  | 1 | 0 | 1 | 0 | 1 | 0 | 1 | -2   |

```
yield ControlToken([0,0,1,0,1,0,1,0,1,1], c0=0, c1=0) yield ControlToken([0,0,1,0,1,0,1,0,1,0], c0=0, c1=1) yield ControlToken([1,1,0,1,0,1,0,1,0,0], c0=1, c1=0) yield ControlToken([1,1,0,1,0,1,0,1,0,1], c0=1, c1=1)
```

The DVI protocol guarantees that you will get XXX control tokens every YYY pixel tokens. This allows receivers to use the control tokens to synchronize / deskew each of the pixel channels with the pixel clock.

#### Data Island

case (D3, D2, D1, D0):

One way the HDMI standard extends the DVI standard is by allowing yet another type of data tokens be sent. These are sent during long periods that would have been control tokens. They use yet another encoding scheme called TERC4 which allows 4 bits of data per channel be sent (hence it could be called a 10b/4b encoding scheme).

```
0000: q_out[9:0] = 0b1010011100;
0001: q_out[9:0] = 0b1001100011;
0010: q out[9:0] = 0b1011100100;
0011: q_out[9:0] = 0b1011100010;
0100: q_out[9:0] = 0b0101110001;
0101: q out[9:0] = 0b0100011110;
0110: q_out[9:0] = 0b0110001110;
0111: q out[9:0] = 0b01001111100;
1000: q out[9:0] = 0b1011001100;
1001: q_out[9:0] = 0b0100111001;
1010: q out[9:0] = 0b0110011100;
1011: q out[9:0] = 0b1011000110;
1100: q_out[9:0] = 0b1010001110;
1101: q out[9:0] = 0b1001110001;
1110: q out[9:0] = 0b0101100011;
1111: q_out[9:0] = 0b1011000011;
endcase:
```

### Stage 1 - Pixel Data Transition Reduction Encoding

The first thing TMDS does is reduce the number of transitions in the data byte<sup>4</sup>. It does this by choosing between either an XOR or XNOR encoding method.

#### XOR Encoding

Encoded Bit 0 == Data Bit 0

Encoded Bit 1 == Data Bit 1 XOR Encoded Bit 0

Encoded Bit 2 == Data Bit 2 XOR Encoded Bit 1

Encoded Bit 3 == Data Bit 3 XOR Encoded Bit 2

. . .

#### **XNOR Encoding**

Encoded Bit 0 == Data Bit 0

Encoded Bit 1 == Data Bit 1 XNOR Encoded Bit 0

Encoded Bit 2 == Data Bit 2 XNOR Encoded Bit 1

Encoded Bit 3 == Data Bit 3 XNOR Encoded Bit 2

. . . .

#### Choosing the Encoding

The encoding method is determined by the number of "ones" (bits set) in the data byte;

- If fewer than 4 ones, use XOR
- If more than 4 ones, use XNOR
- If exactly 4 ones,
  - o If data bit 0 is 1, use XOR
  - o If data bit 0 is 0, use XNOR

The encoding method is entirely determined by the incoming data byte.

A 9th bit is added which describes which encoding method was used. "1" is added if the XOR scheme was used and a "0" is added if the XNOR scheme as used.

#### **Example Pixel Data Encoding**

|      |   |   | D | ata | bit | s |   |   | Number of         |                                   |   |   | E | nco | ded | bit | s |   |   |
|------|---|---|---|-----|-----|---|---|---|-------------------|-----------------------------------|---|---|---|-----|-----|-----|---|---|---|
| Data | a | b | С | d   | е   | f | g | h | "Ones" in<br>Data | Chosen Encoding                   | A | В | С | D   | E   | F   | G | н | x |
| 0x01 | 1 | 0 | 0 | 0   | 0   | 0 | 0 | 0 | 1                 | XOR ones<4                        | 1 | 1 | 1 | 1   | 1   | 1   | 1 | 1 | 1 |
| 0x0F | 1 | 1 | 1 | 1   | 0   | 0 | 0 | 0 | 4                 | <b>XOR</b> ones==4 && data[0]==1  | 1 | 0 | 1 | 0   | 0   | 0   | 0 | 0 | 1 |
| 0x1E | 0 | 1 | 1 | 1   | 1   | 0 | 0 | 0 | 4                 | <b>XNOR</b> ones==4 && data[0]==0 | 0 | 0 | 0 | 0   | 0   | 1   | 0 | 1 | 0 |
| 0x1F | 1 | 1 | 1 | 1   | 1   | 0 | 0 | 0 | 5                 | XNOR ones>4                       | 1 | 1 | 1 | 1   | 1   | 0   | 1 | 0 | 0 |

<sup>&</sup>lt;sup>4</sup> This reduction in transitions is probably why HDMI and DVI need to provide a dedicated pixel clock rather than allowing the clock to be recovered from the data transmission.

### Stage 2 - Inverting to keep DC balance

The encoding scheme however doesn't guarantee that the symbols have an even number of ones and zeros. This means that the symbols will cause a DC bias.

To solve that problem, TMDS will sometimes choose to invert a symbol. This then requires another bit to determine if the value was inverted.

Some of the symbols are balanced. For these symbols, we never invert them.

For some reason they don't invert the XOR/XNOR bit?

This means that the full symbol can be thought of as;

|              | 10 bit Symbol |   |   |   |   |   |   |                        |                          |  |  |  |  |
|--------------|---------------|---|---|---|---|---|---|------------------------|--------------------------|--|--|--|--|
| Encoded Data |               |   |   |   |   |   |   | Encoding format  1 bit | Inverted Symbol<br>1 bit |  |  |  |  |
| 8 bits       |               |   |   |   |   |   |   | 1 101                  | 1 1010                   |  |  |  |  |
| А            | В             | С | D | Ε | F | G | Н | Х                      | I                        |  |  |  |  |

| Encoded 9 bits      |   |   |     |     |     |     |     |     |   | DC Bias |
|---------------------|---|---|-----|-----|-----|-----|-----|-----|---|---------|
| A B C D E F G H X   |   |   |     |     |     |     |     |     |   |         |
| 1 1 1 1 1 1 1 1 1 1 |   |   |     |     |     |     |     |     |   | +8      |
| 1 1 1 1 1 1 1 1 1 1 | 0 | 0 | 0 ( | 0 0 | (   | 0   | 0   | 1   | 1 | -6      |
| 0 0 0 0 0 1 0 1 0   | 0 | 0 | 0 ( | 0   | 1   | L O | 1   | . 0 | 0 |         |
| 1 1 1 1 1 0 1 0 0   | 1 | 1 | 1   | 1   | . ( | ) 1 | . ( | 0   | 1 |         |
| 0 0 0 0 1 1 1 1     |   |   |     |     |     |     |     |     |   |         |

## **VGA Signaling**

http://labs.domipheus.com/blog/wp-content/uploads/2016/04/vga\_800x600x60.png

```
----\
    (a) - h active
    (b) - h blanking
     (c) - h sync offset
     (d) - h sync width
     (1) - HDisp / width
     (2) - HSyncStart
     (3) - HSyncEnd
     (4) - HTotal
      * /
      assert(hTotal > hSyncEnd);
      assert(hSyncEnd > hSyncStart);
      assert(hSyncStart > width);
      assert(vTotal > vSyncEnd);
      assert(vSyncEnd > vSyncStart);
      assert(vSyncStart > height);
      mode->pixel clock = dotClock / 1e3;
      // 640x480 @ 75Hz (VESA) hsync: 37.5kHz
      // Modeline "String des" Dot-Clock HDisp HSyncStart HSyncEnd HTotal VDisp VSyncStart VSyncEnd VTotal
[options]
      // ModeLine "640x480" 31.5 640 656 720 840 480 481 484 500
      //
                                     16 64 <200
                                                       1 3 <20
      mode->h active = width;
      mode->h blanking = hTotal - width;
      mode->h sync offset = hSyncStart - hTotal;
      mode->h_sync_width = hSyncEnd - hSyncStart;
      mode->v active = height;
      mode->v blanking = vTotal - height;
      mode->v sync offset = vSyncStart - height;
      mode->v sync width = vSyncEnd - vSyncStart;
Refactoring Doc - https://docs.google.com/document/d/1L81z7u2uj6MrzSQv4b1Vk6Rmic26okyRkl0ju5IWLYA/edit
Mapping to Spartan 6
Input
Generating the bit clock
IDDR
ISERDES
IDELAY + phase detector
BitSlip
Symbol decoding
 - proper decoding
 - lookup table
   - 10 bit LUT == 2 * 5 bit LUT per out bit
Output
```

Hamsters crazy 1080p - http://hamsterworks.co.nz/mediawiki/index.php/Spartan\_6\_1080p

**OSERDES**